# A 1-GSPS 6-bit 2b/step SAR ADC in 130 nm CMOS

By,

Devangsingh Sankhala (dgs150030)

Bhargav Patel (bbp160230)

For

**EECT 7327 Data converters** 

May 7, 2018

#### Agenda

- Limitations of conventional SAR and flash ADCs
- Synthesis of a multi-bit conversion SAR ADC
- System level design
- Design of analog blocks
  - Comparator
  - Capacitor network
  - Buffer
  - Track-and-hold amplifier
- Design of SAR logic
- Results

#### Limitations of conventional ADCs



Modern RF systems require a high speed ADC for miniaturization

Need low power, small footprint ADCs for portable applications

#### Limitations of conventional ADCs

| Performance metric       | Flash ADC                                       | SAR ADC                              |
|--------------------------|-------------------------------------------------|--------------------------------------|
| Static power consumption | High, 2 <sup>N</sup> (preamplifiers + R string) | Low, 1 digitally assisted comparator |
| Conversion rate          | N bits per conversion                           | 1 bit per conversion                 |
| Die area                 | Large, 2 <sup>N</sup> (preamplifiers+ R string) | Small, depends on digital circuitry  |

#### A new multi-bit conversion scheme



#### A new multi-bit conversion scheme



#### A new multi-bit conversion scheme



### System level block diagram



#### Sample-and-hold Circuit



- Differential track-and-hold circuit using bootstrapped switch to avoid signal feedthrough
- Sampling frequency = 1 GHz



## Buffer: super source follower



### Capacitor bank



- Unit capacitance = 5fF
- Total capacitance per pin = 240fF

Can be laid out in metal layers
M4-M5-M6 as MIM capacitor

 Allows routing for MOSFETs on lower layers

#### Comparator



- Positive Edge Triggered Hysteresis Comparator
- NAND Gate output Latch to hold the decision until the next latch edge.
- Dynamic Current consumption of less than **900 μA**.

## Comparator Output



### Flip-Flop Bypass SAR Logic



#### SAR Logic behavioral synthesis



## SAR Logic netlist



## Performance summary

| Technology         | IBM 130nm                                                                                    |
|--------------------|----------------------------------------------------------------------------------------------|
| Resolution         | 6 bits                                                                                       |
| Input Range        | 1.2 Vpp Differential                                                                         |
| Sampling Frequency | 1 GHz                                                                                        |
| Latency            | Approx. 2 clock cycle ( 2ns)                                                                 |
| ENOB               | 4.6 @ 1 GS/s, f <sub>in</sub> =265.625MHz<br>4.3 @ 1 GS/s, f <sub>in</sub> =500MHz           |
| Power Consumption  | <50mW                                                                                        |
| Input Capacitance  | <200fF on each side                                                                          |
| Walden FOM         | 1.29 pJ/conversion @ $f_{\rm in}$ =265.625 MHz 1.827 pJ/conversion @ @ $f_{\rm in}$ =500 MHz |



## Questions?